# LOW POWER CIRCUIT FOR BRENT-KUNG ADDER BASED ON ADIABATIC LOGIC

Dhasarathan S, Department of Electronics and Communication Engineering, PR Engineering College, Thanjavur, India dhasarathan.raja@gmail.com

**Abstract:** Adiabatic logic circuit designs are used to reduce power dissipation in any circuits. For low power and low noise emission applications, adder plays a vital role. The Complementary Metal Oxide Semiconductor (CMOS) design of 16-bit Brent-kung adder provides less number of gates but it generates high power due to switching activities of the design. To overcome this problem, 16-bit Brent-kung adder is designed using complementary Pass Transistor Energy Recovery adiabatic Logic (CPERL) with less number of gates. Also, low power dissipation is achieved which can be used for long life battery operations. The CPERL based system offers 59.97% reduction in power when compared to the conventional design. Experimental results are obtained using TANNER EDA tool 13.1.

Keywords: CMOS, Brent-kung adder, adiabatic logic, Tanner EDA.

#### I. INTRODUCTION

The adiabatic logic circuits are used to save power during switching activities. Adiabatic logic using Split level Charge Recovery Logic (SCRL) and two Level Adiabatic Logic (2LAL) is described in [1]. The SCRL is similar to the NAND and the major difference is instead of Vdd and Gnd in NAND, SCRL uses the trapezoidal clocks  $\boldsymbol{\phi}1$  and  $\boldsymbol{\phi}2$ . Two designs for SRAM using 2LAL is described in [2]. To design the RAM only transmission gates are used with zero CMOS inverters for cross coupling. A comparison of the adiabatic logic methodologies with CMOS design is described in [3]. The results proved that adiabatic logic provides less power dissipation than CMOS design.

The adiabatic logic for universal gates, decoder, multiplexer, D-flipflop and inverter is designed in [4] and it compares the average power with the conventional method. A fully adiabatic pipelined logic for MEMS resonators using 2LAL is described in [5]. To enhance the effectiveness of area efficiency and Q factor, resonator design is optimized. Carry Look Ahead (CLA) adder using CPERL is described in [6]. By utilizing the bootstrapping approach the high power dissipation and non-adiabatic loss in charge steering are eliminated. Full adder using Positive Feedback Adiabatic logic (PFAL) and Efficient Charge Recovery Logic (ECRL) is described in [7]. By using such logic approaches the energy is conserved with less heat dissipation. CMOS based positive feedback amplifier is described in [8] which is based on the dual rail logic. To operate such cascaded gate it requires three power lines.

Clocked adiabatic logic is described in [9]. From the DC power supply, clocked adiabatic logic is operated on the basis of non-energy recovery mode. Two phase drive adiabatic dynamic CMOS logic is described in [10]. It utilizes two complementary sinusoidal power supply clocks and the structure is derived from the static CMOS logic. Three logic families such as 2N-2N2p logic, positive

feedback adiabatic logic and efficient charge recovery logic are described in [11]. They are compared in terms of their operating frequency and energy saving ranges.

A building of cascaded logic circuits is described in [12]. The discharging and charging control of the capacitive load is achieved by the input signal with a single time varying supply. Low power gates using reversible logic is described in [13]. It ignores the gates garbage output. Also, the performance is compared with different adders. Reversible energy recovery logic is described in [14]. An eight phase clocking approach is utilized for reversible logic based on dual rail adiabatic circuit. FinFET design using adiabatic logic is described in [15]. A test circuit for 8-state clock chain is also demonstrated.

In this study, 16-bit Brent-kung adder is designed using CPERL. The paper is organized into 4 sections. Section 2 describes the Brent-kung adder using CPER logic and section 3 describes the results and discussion. Section 4 describes the conclusion of the study for the design of Brent-kung adder using CPERL for 16-bit addition.

## **II. METHODS AND MATERIALS**

Brent-Kung adder is the parallel prefix adder which has three stages; preprocessing, carry generation stages and sum bits. When comparing to other parallel prefix adder the Brent-kung adder requires less connecting modules and easy to built. Figure 1 shows the Brent-kung adder structure for 16-bit addition.



#### Fig. 1 Brent-kung adder structure for 16-bit addition

In order to obtain the carry bit signal, the signal will proceed from the preprocessing stage to carry generation stage. It has  $2(\log N - 1)$  stages and avoids the explosion of wires. The carry generate part is represented as  $G_{i,j} = G_{i,k} + P_{i,k} * G_{k-1}$  and propagate part is represented as  $P_{i,j} = P_{i,k} + P_{k-1,j}$ . The



adder stage is made up of two basic logic cells namely black cell and white cell. Figure 2 shows the black cell and white logic cell design.

Fig. 2 Logic cells a) black cell b) white cell

The white cell calculates  $G_{i,j}$  and black cell calculates both  $P_{i,j}$  and  $G_{i,j}$ and in the second stage the carry bits are generated and given to the third stage from the equation  $Sum = P_i XOR C_{i-1}$ . To design such adder using adiabatic logic in CEPRL, dual rail logic is used with diode free family. It requires only one phase power clock for the single CEPERL which is made up of two elements such as charge-discharge function and logic function. Without any specific latch, a pipeline structure can be realized directly. CPERL is a fully adiabatic logic which dissipates less energy. Figure 3 shows the CPERL structure and charge and discharge of PG. More information about CPERL structure can be found in [6].





#### Fig. 3 a) CPERL inverter structure b) Charge- discharge of PG

Here  $\boldsymbol{\phi}1$  and  $\boldsymbol{\phi}2$  is the power clock supplies. For instance  $\boldsymbol{\phi}1$  and IN are in same phase, If  $\boldsymbol{\phi}1$  ramps up IN rises then INb remains low transistor T9 and T11 is ON BN1 is pre-charged to vdd to threshold (Vth) but BN2 is still at low voltage. If  $\boldsymbol{\phi}1$  ramps down then IN also down and causes T9 and T11 OFF. Similarly  $\boldsymbol{\phi}2$  is ramps up and due to the gate to channel capacitance in T1, BN1 goes to higher than Vdd by making T1 ON.  $\boldsymbol{\phi}2$  charges the node OUT to V<sub>dd</sub> in an adiabatic manner. when  $\boldsymbol{\phi}2$  ramps down then the OUT goes down then charges stored on the OUT is recovered through discharge process. Where the transistor T1-T6 is the charge discharge element and T9-T12 is the logic function element. Figure 4 shows the sum unit, Propagate and Generate unit using CPERL logic for Brent kung adder.





Fig. 4 CPERL logic for a) sum unit b) Propagate and generate unit

The sum unit and propagate generate unit using CPERL logic gates in the design of Brent-kung adder. Also, the amount of clock lines by the power-clock supply generator is minimized.

# **III. RESULTS AND DISCUSSION**

The 16-bit Brent-kung adder using CPERL is simulated using TSPICE in Tanner EDA tool. The schematic structure is drawn in the S-EDIT and simulated in T-SPICE. The inputs A0-A15 values and B0-B15 values are assigned randomly. Figure 5 shows the simulation waveform of low power circuit using Brent-kung adder for the output sum.



Int. J.Adv.Sig.Img.Sci, Vol. 4, No.1, 2018

Fig. 5 Simulation of low power circuit using Brent-kung adder - output Sum (S0-S16)

For the given input A, B values, the Brent-kung adder using CPERL outputs the sum and carry bit. For instance If A0 is 0 (00000000 00000000) and B0 is 1(00000000 00000001) then the sum is 1(00000000 00000001). Figure 6 shows the performance analysis of the proposed method and conventional CMOS design in terms of power dissipation.



Fig. 6 Performance analyses of the Conventional CMOS and proposed method

It is observed that the power dissipation of the conventional method is  $175.9\mu$ w where as it is 70.4  $\mu$ w for 16-bit Brent-kung adder using CPERL. When compared to the conventional method for different inputs, the CPERL design provides good performance with more than 50% less power dissipation.

### **IV. CONCLUSION**

In this study, a low power circuit for Brent-kung adder based on fully adiabatic logic is presented using CPERL approach. The circuit design is implemented in tanner EDA 13.1 tool. The comparison of the system with conventional method shows that the system offers more than 50% less power dissipation without degrading the output performances. This design can be used for long life battery functions. Also, the 16-bit Brent-kung adder using CPERL minimizes the non adiabatic energy loss dissipation by reducing the unwanted switching activities. In future, this study is extended to achieve less area using source coupled adiabatic logic with sinusoidal clock generator circuits using CPERL.

#### REFERENCES

- [1]. B. Gojman, "Adiabatic logic", Cal Tech University, CA, 8, 2004, pp.6-9.
- [2]. A. Dave, "A novel Adiabatic SRAM design using Two Level Adiabatic Logic". Biennial Baltic Electronics Conference, 2016, pp. 51-54.
- [3]. V. Bindal, "Adiabatic Logic Circuit Design", International Journal of Innovative Science, Engineering & Technology, Vol. 3, No. 3, 2016, pp.688-694.

- [4]. G.P.S. Prashanti, N.N. Sirisha, and N.A. Reddy, "Low Power Adiabatic Logic Design", IOSR Journal of Electronics and Communication Engineering, Vol. 12, No. 1, 2017, pp.28-34.
- [5]. V. Anantharam, M. He, K. Natarajan, H. Xie, and M.P. Frank, "Driving Fully-Adiabatic Logic Circuits Using Custom High-Q MEMS Resonators", ESA/VLSI, 2004, pp.5-11.
- [6]. R.C. Chang, P.C. Hung, and I.H. Wang, "Complementary pass-transistor energy recovery logic for low-power applications", IEE Proceedings-Computers and Digital Techniques, Vol. 149, No.4, 2002, pp.146-151.
- [7]. G.R. Tulasi, K. Venugopal, B. Vijayabaskar, and R. SuryaPrakash, "Design & Analysis of full adders using adiabatic logic", International Journal of Engineering Research & Technology, Vol. 1,No. 5, 2012, pp.1-5.
- [8]. A. Vetuli, S. Pascoli, and L.M. Reyneri, "Positive feedback in adiabatic logic", IEEE Electronics Letters, Vol. 32, No.20, 1996, pp.1867-1869.
- [9]. D. Maksimovic, V.G. Oklobdzija, B. Nikolic, and K.W. Current, "Clocked CMOS adiabatic logic with integrated single-phase power-clock supply", IEEE Transactions on Very Large Scale Integration Systems, Vol. 8,No. 4, 2000, pp.460-463.
- [10]. Y. Takahashi, Y. Fukuta, T. Sekine, and M. Yokoyama, "2PADCL: Two phase drive adiabatic dynamic CMOS logic", IEEE Asia Pacific Conference on Circuits and Systems, 2006, pp. 1484-1487.
- [11]. E. Amirante, A. Bargagli-Stoffi, J. Fischer, G. Iannaccone, and D. Schmitt-Landsiedel, "Variations of the power dissipation in adiabatic logic gates", International Workshop on Power And Timing Modeling, Optimization and Simulation, Vol. 1, 2001, pp. 9-1.
- [12]. N.S.S. Reddy, M. Satyam, and K.L. Kishore, "Cascadable adiabatic logic circuits for low-power applications", IET circuits, devices & systems, Vol. 2,No. 6, 2008, pp.518-526.
- [13]. H. Shekhar, "Design Of Low Power Novel Gate", International journal of advances in signal and image sciences", Vol. 2,No.1, 2016,pp.19-23.
- [14]. J. Lim, K. Kwon, and S.I. Chae, "Reversible energy recovery logic circuit without non-adiabatic energy loss", Electronics Letters, Vol. 34, No. 4, 1998, pp.344-345.
- [15]. N. Liao, X. Cui, K. Liao, K. Ma, D. Wu, W. Wei, R. Li, and D. Yu, "Low power adiabatic logic based on FinFETs", Science China information sciences, Vol. 57,No. 2, 2014,pp.1-13.
- [16]. N. Desai, "Design Of High Performance 16-Bit Brent Kung Adder Using Static CMOS Logic Style In 45nm CMOS NCSU Free Pdk", IRAJ International Conference, 2013, pp.31-33.